## 7.12 RAM design

## **SRAM**

An NxM SRAM consists of N locations each M bits wide. An SRAM could be built from N M-bit registers, with a decoder corregister's load input for writes, and the decoder controlling a large mux for reads, but such a design has excessive wiring ar large RAMs. Instead, each SRAM location is typically built from an array of cells, with each cell passing a word enable line a through.



A common **SRAM cell** design uses two inverters to store a bit, and two transistors to let a 1 or 0 into that loop. Because ear transistors, each cell has six transistors.



Reads use an electrical technique beyond this section's scope. In short, when read-enable (ren) is 1, both data lines are set also set with 1, so the transistors on both sides conduct, causing either the left or right data line's voltage to be pulled dowr special "sense amplifier" circuit detects which side was slightly pulled down, to determine whether a 0 or 1 was stored.

| PARTICIPATION<br>ACTIVITY            | 7.12.3: SRAM design. |  |  |
|--------------------------------------|----------------------|--|--|
| Consider the above SRAM design.      |                      |  |  |
| 1) How many cells exist in one word? |                      |  |  |
|                                      |                      |  |  |
| Check                                | Show answer          |  |  |
|                                      |                      |  |  |

| 2) | How many total cells exist?                                                                                                                                                                    |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | Check Show answer                                                                                                                                                                              |
| 3) | For one cell, how many data lines enter from the top?                                                                                                                                          |
|    | Check Show answer                                                                                                                                                                              |
| 4) | In the animation, for one cell, a word enable (we) line enters from the left, and exits from the                                                                                               |
|    | Check Show answer                                                                                                                                                                              |
| 5) | For a cell, we is 1 and wdata is 1, causing 1 to pass through the left transistor and enter the left side of the inverter loop. What value will appear on the right side of the inverter loop? |
|    | Check Show answer                                                                                                                                                                              |
| 6) | we is 1, wdata is 1, and 1 is on the left side of the inverter loop, and 0 on the right. Then we and wdata are set with 0.                                                                     |



## **DRAM**

A **DRAM cell** stores a bit as a charge on a capacitor, with one transistor that can pass current to the capacitor. With only 1 t capacitor, a DRAM cell is much smaller than an SRAM cell. But the capacitor in a DRAM cell leaks, requiring repeated reads **refresh** the cell, which is one reason DRAM access is slower than SRAM.



| PARTICIPATION ACTIVITY 7.12.5: DRAM cells.                                                                                                                                       | • |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| <ul><li>1) How many transistors are in a DRAM cell?</li><li>O 1</li><li>O 2</li></ul>                                                                                            | • |
| <ul><li>2) Where is a 1 stored in a DRAM cell?</li><li>O Transistor</li><li>O Capacitor</li></ul>                                                                                | _ |
| <ul> <li>3) To prevent a stored bit from leaking completely away, a DRAM repeatedly reads and then writes each cell, called a</li> <li>O replenish</li> <li>O refresh</li> </ul> |   |
| <ul><li>4) A DRAM is non-volatile.</li><li>O True</li><li>O False</li></ul>                                                                                                      | • |
| <ul><li>5) A DRAM requires a controller to handle refreshes.</li><li>O True</li><li>O False</li></ul>                                                                            | • |

Variations of SRAM and DRAM cells exist, such as SRAM cells with 4 transistors and two resistors, but the above are the m forms.

## Exploring further:

- SRAM (Wikipedia)
- DRAM (Wikipedia)
- Provide feedback on this section